

## CYU01M16SFE MoBL3™

# 16-Mbit (1M x 16) Pseudo Static RAM

#### Features

- Wide voltage range: 1.7V–1.95V
- Access Time: 70 ns
- Ultra-low active power
  - Typical active current: 3 mA @ f = 1 MHz
- Typical active current: 18 mA @ f = f<sub>max</sub>
- · Ultra low standby power
- · Automatic power-down when deselected
- CMOS for optimum speed/power
- Available in 48-ball BGA package
- Operating Temperature: -40°C to +85°C

#### Functional Description<sup>[1]</sup>

The CYU01M16SFE is a high-performance CMOS Pseudo Static RAM organized as 1M words by 16 bits that supports an asynchronous memory interface. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>®</sup>) in

portable applications such as cellular telephones. The device can be put into standby mode when deselected (CE1 HIGH or CE<sub>2</sub> LOW or both BHE and BLE are HIGH). The input/output pins  $(I/O_0 \text{ through } I/O_{15})$  are placed in a high-impedance state when: deselected ( $\overrightarrow{CE}_1$  HIGH or CE<sub>2</sub> LOW), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH and  $\overline{WE}$  LOW).

To write to the device, take Chip Enable ( $\overline{CE}_1$  LOW and  $CE_2$ HIGH) and Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins ( $A_0$  through  $A_{19}$ ).

To read from the device, take Chip Enables (CE1 LOW and CE<sub>2</sub> HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on  $I/O_0$  to  $I/O_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. Refer to the truth table for a complete description of read and write modes.



#### Note:

1. For best-practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.

**Cypress Semiconductor Corporation** Document #: 38-05603 Rev. \*E



## Pin Configuration<sup>[2, 3]</sup>



#### Product Portfolio<sup>[4]</sup>

|             |                                 |                            |                           |       |                            |           |                            |       |                            |         | Power D               | issipatio | n |  |
|-------------|---------------------------------|----------------------------|---------------------------|-------|----------------------------|-----------|----------------------------|-------|----------------------------|---------|-----------------------|-----------|---|--|
|             | oduct V <sub>CC</sub> Range (V) |                            | Spee                      | Speed | (                          | Operating | J I <sub>CC</sub> (mA)     | )     |                            |         |                       |           |   |  |
| Product     |                                 |                            | V <sub>CC</sub> Range (V) |       | (ns)                       | f = 1     | MHz                        | f = f | max                        | Standby | I <sub>SB2</sub> (μΑ) |           |   |  |
| CYU01M16SFE | Min.                            | <b>Typ.</b> <sup>[4]</sup> | Max.                      |       | <b>Typ.</b> <sup>[4]</sup> | Max.      | <b>Typ.</b> <sup>[4]</sup> | Max.  | <b>Typ.</b> <sup>[4]</sup> | Max.    |                       |           |   |  |
|             | 1.7                             | 1.8                        | 1.95                      | 70    | 3                          | 5         | 18                         | 20    | 55                         | 70      |                       |           |   |  |

#### **Power-up Characteristics**

The initialization sequence is shown in the figure below. Chip Select should be  $\overline{CE}_1$  HIGH or  $CE_2$  LOW for at least 200  $\mu s$  after  $V_{CC}$  has reached a stable value. No access must be attempted during this period of 200  $\mu s.$ 



#### Notes:

2. Ball H6 and E3 can be used to upgrade to a 32-Mbit and a 64-Mbit density, respectively.

3. NC "no connect"-not connected internally to the die.

4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC</sub> (typ) and T<sub>A</sub> = 25°C. Tested initially and after design changes that may affect the parameters.



## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature65°C to +150°C                                                                       | ; |
|---------------------------------------------------------------------------------------------------------|---|
| Ambient Temperature with<br>Power Applied55°C to +125°C                                                 | ; |
| Supply Voltage to Ground Potential .–0.2V to $V_{CCMAX}$ + 0.3V                                         | 1 |
| DC Voltage Applied to Outputs<br>in High Z State <sup>[5, 6, 7]</sup> 0.2V to V <sub>CCMAX</sub> + 0.3V | 1 |

Output Current into Outputs (LOW)...... 20 mA Static Discharge Voltage...... > 2001V

(per MIL-STD-883, Method 3015)

Latch-Up Current ...... > 200 mA

| Device      | Range      | Operating<br>Temperature (T <sub>A</sub> ) | V <sub>cc</sub>  |
|-------------|------------|--------------------------------------------|------------------|
| CYU01M16SFE | Industrial | –40°C to +85°C                             | 1.7V to<br>1.95V |

### DC Electrical Characteristics (Over the Operating Range) [5, 6, 7]

|                  |                                                        |                                                                                    |                                                                                | CYU                   | 01M16SFE                   | -70 ns                 |      |
|------------------|--------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------|----------------------------|------------------------|------|
| Parameter        | Description                                            | Tes                                                                                | t Conditions                                                                   | Min.                  | <b>Typ.</b> <sup>[4]</sup> | Max.                   | Unit |
| V <sub>CC</sub>  | Supply Voltage                                         |                                                                                    |                                                                                | 1.7                   | 1.8                        | 1.95                   | V    |
| V <sub>OH</sub>  | Output HIGH Voltage                                    | $I_{OH} = -0.1 \text{ mA}$<br>$V_{CC} = 1.7 \text{V to}$                           |                                                                                | V <sub>CC</sub> – 0.2 |                            |                        | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                     | $I_{OL} = 0.1 \text{ mA}$<br>$V_{CC} = 1.7 \text{V to}$                            | 1.95V                                                                          |                       |                            | 0.2                    | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                     | V <sub>CC</sub> = 1.7V to                                                          | 1.95V                                                                          | 0.8 * V <sub>CC</sub> |                            | V <sub>CC</sub> + 0.3V | V    |
| VIL              | Input LOW Voltage                                      | V <sub>CC</sub> = 1.7V to 1.95V                                                    |                                                                                | -0.2                  |                            | 0.2 * V <sub>CC</sub>  | V    |
| I <sub>IX</sub>  | Input Leakage<br>Current                               | $GND \leq V_{IN} \leq V_{CC}$                                                      |                                                                                | -1                    |                            | +1                     | μΑ   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                              | $GND \le V_{OUT} \le V_{CC}$                                                       |                                                                                | -1                    |                            | +1                     | μΑ   |
| Icc              | V <sub>CC</sub> Operating<br>Supply<br>Current         | $f = f_{MAX} = 1/t_{RC}$                                                           | V <sub>CC</sub> = V <sub>CCmax</sub><br>I <sub>OUT</sub> = 0 mA<br>CMOS levels |                       | 18                         | 20                     | mA   |
|                  |                                                        | f = 1 MHz                                                                          |                                                                                |                       | 3                          | 5                      | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down<br>Current — CMOS<br>Inputs |                                                                                    |                                                                                |                       | 55                         | 70                     | μΑ   |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down<br>Current — CMOS<br>Inputs | $\overline{CE}_{1} \ge V_{CC} - 0$ $V_{IN} \ge V_{CC} - 0$ $f = 0, V_{CC} = V_{0}$ | 0.2V, $CE_2 \le 0.2V$<br>2V or $V_{IN} \le 0.2V$ ,<br>CCMAX                    |                       | 55                         | 70                     | μA   |

### Capacitance<sup>[8]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$                  | 8    | pF   |

#### Thermal Resistance<sup>[8]</sup>

| Parameter       | Description                              | Test Conditions                                                 | VFBGA | Unit |
|-----------------|------------------------------------------|-----------------------------------------------------------------|-------|------|
| $\Theta_{JA}$   | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods                    | 56    | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance (Junction to Case)    | and procedures for measuring thermal impedence, per EIA/JESD51. | 11    | °C/W |

Notes:

5.  $V_{IL(MIN)} = -0.5V$  for pulse durations less than 20 ns.

V<sub>III(MIX)</sub> = V<sub>CC</sub> + 0.5V for pulse durations less than 20 ns.
Overshoot and undershoot specifications are characterized and are not 100% tested.

8. Tested initially and after any design or process changes that may affect these parameters.



### AC Test Loads and Waveforms



| Parameters      | 1.8V (V <sub>CC</sub> ) | Unit |
|-----------------|-------------------------|------|
| R1              | 14000                   | Ω    |
| R2              | 14000                   | Ω    |
| R <sub>TH</sub> | 7000                    | Ω    |
| V <sub>TH</sub> | 0.90                    | V    |

## Switching Characteristics Over the Operating Range<sup>[9, 10, 11, 15, 14]</sup>

|                                 |                                                                                                  | 7    | 0 ns  |      |
|---------------------------------|--------------------------------------------------------------------------------------------------|------|-------|------|
| Parameter                       | Description                                                                                      | Min. | Max.  | Unit |
| Read Cycle                      |                                                                                                  |      |       |      |
| t <sub>RC</sub> <sup>[13]</sup> | Read Cycle Time                                                                                  | 70   | 40000 | ns   |
| t <sub>CD</sub>                 | Chip Deselect Time $\overline{CE}_1$ = HIGH or<br>CE <sub>2</sub> = LOW, BLE/BHE High Pulse Time | 15   |       | ns   |
| t <sub>AA</sub>                 | Address to Data Valid                                                                            |      | 70    | ns   |
| t <sub>OHA</sub>                | Data Hold from Address Change                                                                    | 10   |       | ns   |
| t <sub>ACE</sub>                | $\overline{CE}_1$ LOW and $CE_2$ HIGH to Data Valid                                              |      | 70    | ns   |
| t <sub>DOE</sub>                | OE LOW to Data Valid                                                                             |      | 35    | ns   |
| t <sub>LZOE</sub>               | OE LOW to Low Z <sup>[10, 11, 12]</sup>                                                          | 5    |       | ns   |
| t <sub>HZOE</sub>               | OE HIGH to High Z <sup>[10, 11, 12]</sup>                                                        |      | 25    | ns   |
| t <sub>LZCE</sub>               | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[10, 11, 12]</sup>                    | 10   |       | ns   |
| t <sub>HZCE</sub>               | $\overline{\text{CE}}_1$ HIGH and $\text{CE}_2$ LOW to High Z <sup>[10, 11, 12]</sup>            |      | 25    | ns   |
| t <sub>DBE</sub>                | BLE/BHE LOW to Data Valid                                                                        |      | 70    | ns   |
| t <sub>LZBE</sub>               | BLE/BHE LOW to Low Z <sup>[10, 11, 12]</sup>                                                     | 5    |       | ns   |
| t <sub>HZBE</sub>               | BLE/BHE HIGH to High Z <sup>[10, 11, 12]</sup>                                                   |      | 25    | ns   |

Notes:

9. Test conditions for all parameters other than tri-state parameters assume signal transition time of 1 ns/V, timing reference levels of V<sub>CC(typ.)</sub>/2, input pulse levels of V to V<sub>CC</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section.
10. At any given temperature and voltage conditions t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. All low-Z parameters will be measured with a load capacitance of 30 pF (3V).

11.  $t_{HZOE}$ ,  $t_{HZOE}$ ,  $t_{HZBE}$ , and  $t_{HZWE}$  transitions are measured when the outputs enter a high-impedance state.

12. High-Z and Low-Z parameters are characterized and are not 100% tested.

13. If invalid address signals shorter than min.tRC are continuously repeated for 40 µs, the device needs a normal read timing (t<sub>RC</sub>) or needs to enter standby state at least once in every 40  $\mu$ s.

14. In order to achieve 70-ns performance, the read access must be Chip Enable (CE<sub>1</sub> or CE<sub>2</sub>) controlled. That is, the addresses must be stable prior to Chip Enable going active.



## Switching Characteristics Over the Operating Range<sup>[9, 10, 11, 15, 14]</sup> (continued)

|                             |                                                                                                  | 70   | 0 ns  |      |
|-----------------------------|--------------------------------------------------------------------------------------------------|------|-------|------|
| Parameter                   | Description                                                                                      | Min. | Max.  | Unit |
| Write Cycle <sup>[15]</sup> |                                                                                                  | ·    |       |      |
| t <sub>WC</sub>             | Write Cycle Time                                                                                 | 70   | 40000 | ns   |
| t <sub>SCE</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End                                        | 60   |       | ns   |
| t <sub>AW</sub>             | Address Set-Up to Write End                                                                      | 60   |       | ns   |
| t <sub>CD</sub>             | Chip Deselect Time $\overline{CE}_1$ = HIGH or<br>CE <sub>2</sub> = LOW, BLE/BHE High Pulse Time | 15   |       | ns   |
| t <sub>HA</sub>             | Address Hold from Write End                                                                      | 0    |       | ns   |
| t <sub>SA</sub>             | Address Set-Up to Write Start                                                                    | 0    |       | ns   |
| t <sub>PWE</sub>            | WE Pulse Width                                                                                   | 50   |       | ns   |
| t <sub>BW</sub>             | BLE/BHE LOW to Write End                                                                         | 60   |       | ns   |
| t <sub>SD</sub>             | Data Set-Up to Write End                                                                         | 25   |       | ns   |
| t <sub>HD</sub>             | Data Hold from Write End                                                                         | 0    |       | ns   |
| t <sub>HZWE</sub>           | WE LOW to High-Z <sup>[10, 11, 12]</sup>                                                         |      | 25    | ns   |
| t <sub>LZWE</sub>           | WE HIGH to Low-Z <sup>[10, 11, 12]</sup>                                                         | 10   |       | ns   |

Note:

15. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub> or CE<sub>2</sub> = V<sub>IH</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write.



#### Switching Waveforms

Read Cycle 1 (Address Transition Controlled)<sup>[17, 18]</sup>



#### Notes:

16. Whenever  $\overline{CE}_1$  = HIGH or  $CE_2$  = <u>LOW</u>, <u>BHE/BLE</u> are taken inactive, they must remain inactive for a minimum of 5 ns. 17. <u>Device</u> is continuously selected.  $\overline{OE} = \overline{CE}_1 = V_{IL}$  and  $\overline{CE}_2 = V_{IH}$ . 18. <u>WE</u> is HIGH for Read Cycle. 19.  $\overline{CE}$  is the Logical AND of  $\overline{CE}_1$  and  $\overline{CE}_2$ .



#### Switching Waveforms (continued)



Notes: 20. Data I/O is high-impedance if  $\overline{OE} \ge V_{IH}$ . 21. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied.



#### Switching Waveforms (continued)

Write Cycle 2 ( $\overline{CE}_1$  or  $CE_2$  Controlled)<sup>[15, 12, 16, 20, 21]</sup>



Write Cycle 3 (WE Controlled, OE LOW)<sup>[16, 21]</sup>





## Switching Waveforms (continued)

Write Cycle 4 (BHE/BLE Controlled, OE LOW)<sup>[15, 16, 20, 21]</sup>



#### Truth Table<sup>[22]</sup>

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                                 | Power                      |
|-----------------|-----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power-down                  | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power-down                  | Standby (I <sub>SB</sub> ) |
| Х               | Х               | Х  | Х  | Н   | Н   | High Z                                                                                           | Deselect/Power-down                  | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | L  | L   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                                 | Active (I <sub>CC</sub> )  |
| L               | Η               | Η  | L  | Н   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read                                 | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read                                 | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | L   | High Z                                                                                           | Output Disabled                      | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Н   | L   | High Z                                                                                           | Output Disabled                      | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | Н   | High Z                                                                                           | Output Disabled                      | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | L   | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> )                                                   | Write (Upper Byte and Lower<br>Byte) | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z  | Write (Lower Byte Only)              | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z  | Write (Upper Byte Only)              | Active (I <sub>CC</sub> )  |

Note:

22. H = Logic HIGH, L = Logic LOW, X = Don't Care.



#### **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type                                           | Operating<br>Range |
|---------------|---------------------|--------------------|--------------------------------------------------------|--------------------|
| 70            | CYU01M16SFEU-70BVXI | 51-85150           | 48-ball Fine Pitch VBGA (6 mm × 8 mm × 1 mm) (Pb-Free) | Industrial         |

#### Package Diagram

#### 48-ball VFBGA (6 x 8 x 1 mm) (51-85150)



MoBL is a registered trademark and MoBL3 and More Battery Life are trademarks of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



## **Document History Page**

| Document Title: CYU01M16SFE MoBL3™ 16-Mbit (1M x 16) Pseudo Static RAM<br>Document Number: 38-05603 |         |            |                    |                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------------------------------------------|---------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                                                | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                      |
| **                                                                                                  | 342199  | See ECN    | PCI                | New Data sheet                                                                                                                                                                                                                                                                                                                                             |
| *A                                                                                                  | 386551  | See ECN    | PCI                | Changed from Advance to Preliminary<br>Replaced TBDs with appropriate values<br>Changed t <sub>PC</sub> and t <sub>PA</sub> from 20 to 25 ns<br>Corrected footnote # 16 as $\overline{OE} = \overline{CE}_1 = V_{IL}$ and $CE_2 = V_{IH}$<br>Added separate waveforms for $\overline{CE}_1$ and $CE_2$ in Read #2, Page Read and<br>Write#1 Timing diagram |
| *B                                                                                                  | 422623  | See ECN    | HRT                | Removed the 55-ns Speed Bin<br>Changed Isb2 Max value from 60 $\mu$ A to 70 $\mu$ A<br>Added Isb1 to the DC parameters<br>Added Chip Enable Access Foot Note to AC Parameters<br>Changed the t <sub>CD</sub> Min value from 5 ns to 15 ns<br>Changed the Page Mode Values (t <sub>PC</sub> and t <sub>PAA</sub> ) from 25 ns to 35 ns                      |
| *C                                                                                                  | 462289  | See ECN    | NXR                | Revised MPN from CYU01M16SFCU to CYU01M16SFE<br>Renamed Package Name column with Package Diagram                                                                                                                                                                                                                                                           |
| *D                                                                                                  | 492939  | See ECN    | NXR                | Removed Page Mode feature                                                                                                                                                                                                                                                                                                                                  |
| *E                                                                                                  | 504021  | See ECN    | NXR                | Converted from Preliminary to Final<br>Changede I <sub>CC</sub> (Max) from 25 mA to 20 mA<br>Changed t <sub>OHA</sub> (Min) from 5 ns to 10 ns                                                                                                                                                                                                             |